#### 12.7 RVC Instruction Set Listings

Table 12.3 shows a map of the major opcodes for RVC. Opcodes with the lower two bits set correspond to instructions wider than 16 bits, including those in the base ISAs. Several instructions are only valid for certain operands; when invalid, they are marked either RES to indicate that the opcode is reserved for future standard extensions; NSE to indicate that the opcode is reserved for non-standard extensions; or HINT to indicate that the opcode is reserved for future standard microarchitectural hints. Instructions marked HINT must execute as no-ops on implementations for which the hint has no effect.

The HINT instructions are designed to support future addition of microarchitectural hints that might affect performance but cannot affect architectural state. The HINT encodings have been chosen so that simple implementations can ignore the HINT encoding and execute the HINT as a regular operation that does not change architectural state. For example, C.ADD is a HINT if the destination register is x0, where the five-bit rs2 field encodes details of the HINT. However, a simple implementation can simply execute the HINT as an add to register x0, which will have no effect.

| $ inst[15:13] \\ inst[1:0] $ | 000      | 001         | 010  | 011          | 100           | 101        | 110  | 111   |       |
|------------------------------|----------|-------------|------|--------------|---------------|------------|------|-------|-------|
|                              |          | FLD         |      | FLW          |               | FSD        |      | FSW   | RV32  |
| 00                           | ADDI4SPN | FLD         | LW   | LD           | Reserved      | FSD        | SW   | SD    | RV64  |
|                              |          | $_{ m LQ}$  |      | LD           |               | $_{ m SQ}$ |      | SD    | RV128 |
|                              |          | $_{ m JAL}$ |      |              |               |            |      |       | RV32  |
| 01                           | ADDI     | ADDIW       | LI   | LUI/ADDI16SP | MISC-ALU      | J          | BEQZ | BNEZ  | RV64  |
|                              |          | ADDIW       |      |              |               |            |      |       | RV128 |
|                              |          | FLDSP       |      | FLWSP        |               | FSDSP      |      | FSWSP | RV32  |
| 10                           | SLLI     | FLDSP       | LWSP | LDSP         | J[AL]R/MV/ADD | FSDSP      | SWSP | SDSP  | RV64  |
|                              |          | LQ          |      | LDSP         |               | $_{ m SQ}$ |      | SDSP  | RV128 |
| 11                           |          | >16b        |      |              |               |            |      |       |       |

Table 12.3: RVC opcode map

Tables 12.4–12.6 list the RVC instructions.

| 15 14 | 13 | 12 11 | 10     | 9   | 8     | 7   | 6    | 5      | 4 | 3    | 2 | 1 0 |                            |
|-------|----|-------|--------|-----|-------|-----|------|--------|---|------|---|-----|----------------------------|
| 000   |    |       |        |     | 0     |     |      |        |   | 0    |   | 00  | $Illegal\ instruction$     |
| 000   |    |       | nzuii  | nm[ | 5:4 9 | 9:6 | 2[3] |        |   | rd'  |   | 00  | C.ADDI4SPN (RES, nzuimm=0) |
| 001   |    | uimm  | [5:3]  | ]   | rs1'  |     | uim  | m[7:6] |   | rd'  |   | 00  | C.FLD (RV32/64)            |
| 001   |    | uimm[ | 5:4[8] | ]   | rs1'  |     | uim  | m[7:6] |   | rd'  |   | 00  | C.LQ (RV128)               |
| 010   |    | uimm  | [5:3]  | 1   | rs1'  |     | uim  | m[2 6] |   | rd'  |   | 00  | C.LW                       |
| 011   |    | uimm  | [5:3]  | 1   | rs1'  |     | uim  | m[2 6] |   | rd'  |   | 00  | C.FLW (RV32)               |
| 011   |    | uimm  | [5:3]  | 1   | rs1'  |     | uim  | m[7:6] |   | rd'  |   | 00  | C.LD (RV64/128)            |
| 100   |    |       |        |     |       | _   | -    |        |   |      |   | 00  | Reserved                   |
| 101   |    | uimm  | [5:3]  | ]   | rs1'  |     | uim  | m[7:6] |   | rs2' |   | 00  | C.FSD (RV32/64)            |
| 101   |    | uimm[ | 5:4[8] | ]   | rs1'  |     | uim  | m[7:6] |   | rs2' |   | 00  | C.SQ (RV128)               |
| 110   |    | uimm  | [5:3]  | 1   | rs1'  |     | uim  | m[2 6] |   | rs2' |   | 00  | C.SW                       |
| 111   |    | uimm  | [5:3]  | ]   | rs1'  |     | uim  | m[2 6] |   | rs2' |   | 00  | C.FSW (RV32)               |
| 111   |    | uimm  | [5:3]  | ]   | rs1'  |     | uim  | m[7:6] |   | rs2' |   | 00  | C.SD (RV64/128)            |

Table 12.4: Instruction listing for RVC, Quadrant 0.

| 15 14 13 | 12        | 11 10    | 9 8 7           | 6 5      | 4  3  2      | 1 0 |                                  |
|----------|-----------|----------|-----------------|----------|--------------|-----|----------------------------------|
| 000      | 0         |          | 0               |          | 0            | 01  | C.NOP                            |
| 000      | nzimm[5]  | rs1      | ./rd≠0          | nzi      | mm[4:0]      | 01  | C.ADDI (HINT, nzimm=0)           |
| 001      | i         | mm[11]   | 4 9:8 10 6 7    | 7 3:1 5] |              | 01  | C.JAL (RV32)                     |
| 001      | imm[5]    | rs1      | ./rd≠0          | in       | nm[4:0]      | 01  | C.ADDIW (RV64/128; RES, rd=0)    |
| 010      | imm[5]    | 1        | :d≠0            | in       | nm[4:0]      | 01  | C.LI (HINT, rd=0)                |
| 011      | nzimm[9]  |          | 2               | nzimn    | n[4 6 8:7 5] | 01  | C.ADDI16SP (RES, nzimm=0)        |
| 011      | nzimm[17] | $rd_{7}$ | $\neq \{0, 2\}$ | nzin     | nm[16:12]    | 01  | C.LUI (RES, nzimm=0; HINT, rd=0) |
| 100      | nzuimm[5] | 00       | rs1'/rd'        | nzu      | imm[4:0]     | 01  | C.SRLI (RV32 NSE, nzuimm[5]=1)   |
| 100      | 0         | 00       | rs1'/rd'        |          | 0            | 01  | C.SRLI64 (RV128; RV32/64 HINT)   |
| 100      | nzuimm[5] | 01       | rs1'/rd'        | nzu      | imm[4:0]     | 01  | C.SRAI (RV32 NSE, nzuimm[5]=1)   |
| 100      | 0         | 01       | rs1'/rd'        |          | 0            | 01  | C.SRAI64 (RV128; RV32/64 HINT)   |
| 100      | imm[5]    | 10       | rs1'/rd'        | in       | nm[4:0]      | 01  | C.ANDI                           |
| 100      | 0         | 11       | rs1'/rd'        | 00       | rs2′         | 01  | C.SUB                            |
| 100      | 0         | 11       | rs1'/rd'        | 01       | rs2′         | 01  | C.XOR                            |
| 100      | 0         | 11       | rs1'/rd'        | 10       | rs2′         | 01  | C.OR                             |
| 100      | 0         | 11       | rs1'/rd'        | 11       | rs2'         | 01  | C.AND                            |
| 100      | 1         | 11       | rs1'/rd'        | 00       | rs2′         | 01  | C.SUBW (RV64/128; RV32 RES)      |
| 100      | 1         | 11       | rs1'/rd'        | 01       | rs2′         | 01  | C.ADDW (RV64/128; RV32 RES)      |
| 100      | 1         | 11       | _               | 10       |              | 01  | Reserved                         |
| 100      | 1         | 11       | —               | 11       | _            | 01  | Reserved                         |
| 101      | i         | mm[11]   | 4 9:8 10 6      | 7 3:1 5] |              | 01  | C.J                              |
| 110      | imm[8 4]  | :3]      | rs1'            | imm      | [7:6 2:1 5]  | 01  | C.BEQZ                           |
| 111      | imm[8 4   | :3]      | rs1'            | imm      | [7:6 2:1 5]  | 01  | C.BNEZ                           |

Table 12.5: Instruction listing for RVC, Quadrant 1.

| 15 14 13 | 12        | 11 10 9 8 7         | 6 	 5 	 4 	 3 	 2 | 1 0 |                                            |
|----------|-----------|---------------------|-------------------|-----|--------------------------------------------|
| 000      | nzuimm[5] | $rs1/rd\neq 0$      | nzuimm[4:0]       | 10  | C.SLLI (HINT, rd=0; RV32 NSE, nzuimm[5]=1) |
| 000      | 0         | $rs1/rd\neq 0$      | 0                 | 10  | C.SLLI64 (RV128; RV32/64 HINT; HINT, rd=0) |
| 001      | uimm[5]   | $\operatorname{rd}$ | uimm[4:3 8:6]     | 10  | C.FLDSP (RV32/64)                          |
| 001      | uimm[5]   | $rd\neq 0$          | uimm[4 9:6]       | 10  | C.LQSP (RV128; RES, rd=0)                  |
| 010      | uimm[5]   | $rd\neq 0$          | uimm[4:2 7:6]     | 10  | C.LWSP (RES, rd=0)                         |
| 011      | uimm[5]   | $\operatorname{rd}$ | uimm[4:2 7:6]     | 10  | C.FLWSP (RV32)                             |
| 011      | uimm[5]   | $rd\neq 0$          | uimm[4:3 8:6]     | 10  | C.LDSP (RV64/128; RES, rd=0)               |
| 100      | 0         | $rs1\neq0$          | 0                 | 10  | C.JR (RES, rs1=0)                          |
| 100      | 0         | $rd\neq 0$          | rs2≠0             | 10  | C.MV (HINT, rd=0)                          |
| 100      | 1         | 0                   | 0                 | 10  | C.EBREAK                                   |
| 100      | 1         | $rs1 \neq 0$        | 0                 | 10  | C.JALR                                     |
| 100      | 1         | $rs1/rd\neq 0$      | rs2≠0             | 10  | C.ADD $(HINT, rd=0)$                       |
| 101      | uimr      | n[5:3 8:6]          | rs2               | 10  | C.FSDSP (RV32/64)                          |
| 101      | uimr      | n[5:4 9:6]          | rs2               | 10  | C.SQSP (RV128)                             |
| 110      | uimr      | n[5:2 7:6]          | rs2               | 10  | C.SWSP                                     |
| 111      | uimr      | m[5:2 7:6]          | rs2               | 10  | C.FSWSP (RV32)                             |
| 111      | uimr      | n[5:3 8:6]          | rs2               | 10  | C.SDSP (RV64/128)                          |

Table 12.6: Instruction listing for RVC, Quadrant 2.

### Chapter 19

# RV32/64G Instruction Set Listings

One goal of the RISC-V project is that it be used as a stable software development target. For this purpose, we define a combination of a base ISA (RV32I or RV64I) plus selected standard extensions (IMAFD) as a "general-purpose" ISA, and we use the abbreviation G for the IMAFD combination of instruction-set extensions. This chapter presents opcode maps and instruction-set listings for RV32G and RV64G.

| inst[4:2] | 000    | 001      | 010      | 011      | 100    | 101      | 110            | 111        |
|-----------|--------|----------|----------|----------|--------|----------|----------------|------------|
| inst[6:5] |        |          |          |          |        |          |                | (> 32b)    |
| 00        | LOAD   | LOAD-FP  | custom-0 | MISC-MEM | OP-IMM | AUIPC    | OP-IMM-32      | 48b        |
| 01        | STORE  | STORE-FP | custom-1 | AMO      | OP     | LUI      | OP-32          | 64b        |
| 10        | MADD   | MSUB     | NMSUB    | NMADD    | OP-FP  | reserved | custom-2/rv128 | 48b        |
| 11        | BRANCH | JALR     | reserved | JAL      | SYSTEM | reserved | custom-3/rv128 | $\geq 80b$ |

Table 19.1: RISC-V base opcode map, inst[1:0]=11

Table 19.1 shows a map of the major opcodes for RVG. Major opcodes with 3 or more lower bits set are reserved for instruction lengths greater than 32 bits. Opcodes marked as reserved should be avoided for custom instruction set extensions as they might be used by future standard extensions. Major opcodes marked as custom-0 and custom-1 will be avoided by future standard extensions and are recommended for use by custom instruction-set extensions within the base 32-bit instruction format. The opcodes marked custom-2/rv128 and custom-3/rv128 are reserved for future use by RV128, but will otherwise be avoided for standard extensions and so can also be used for custom instruction-set extensions in RV32 and RV64.

We believe RV32G and RV64G provide simple but complete instruction sets for a broad range of general-purpose computing. The optional compressed instruction set described in Chapter 12 can be added (forming RV32GC and RV64GC) to improve performance, code size, and energy efficiency, though with some additional hardware complexity.

As we move beyond IMAFDC into further instruction set extensions, the added instructions tend to be more domain-specific and only provide benefits to a restricted class of applications, e.g., for multimedia or security. Unlike most commercial ISAs, the RISC-V ISA design clearly separates the base ISA and broadly applicable standard extensions from these more specialized additions. Chapter 21 has a more extensive discussion of ways to add extensions to the RISC-V ISA.

| 31 | 27                 | 26  | 25    | 24    |     | 20  | 19  | 15         | 14        | 12  | 11   | 7      | 6   | 0    |        |
|----|--------------------|-----|-------|-------|-----|-----|-----|------------|-----------|-----|------|--------|-----|------|--------|
|    | funct7             |     |       |       | rs2 |     | rs  | s1         | fun       | ct3 |      | rd     | opo | code | R-type |
|    | ir                 | nm[ | 11:0  | )]    |     |     | rs1 |            | fun       | ct3 | rd   |        | opo | code | I-type |
|    | imm[11:5] rs2      |     |       | rs1   |     | fun | ct3 | $_{ m im}$ | m[4:0]    | opo | code | S-type |     |      |        |
| i  | imm[12 10:5] rs2   |     |       | rs    | s1  | fun | ct3 | imm        | n[4:1 11] | opo | code | B-type |     |      |        |
|    | imm[31:12]         |     |       |       | ·   |     | 1   |            | rd        | opo | code | U-type |     |      |        |
|    | imm[20 10:1 11 19] |     | 11 19 | 9:12] |     |     |     |            | rd        | ope | code | J-type |     |      |        |

#### RV32I Base Instruction Set

|            |                             |          |           | Base Instru  | uction S   |             |                    | 1                       |
|------------|-----------------------------|----------|-----------|--------------|------------|-------------|--------------------|-------------------------|
|            |                             |          | m[31:12]  |              |            | rd          | 0110111            | LUI                     |
|            |                             |          | m[31:12]  |              |            | rd          | 0010111            | AUIPC                   |
|            |                             |          | 10:1 11 1 |              |            | rd          | 1101111            | JAL                     |
|            | nm[11:0                     | 0]       |           | rs1          | 000        | rd          | 1100111            | JALR                    |
| imm[12 10] |                             |          | rs2       | rs1          | 000        | imm[4:1 11] | 1100011            | BEQ                     |
| imm[12 10  | ,                           |          | rs2       | rs1          | 001        | imm[4:1 11] | 1100011            | BNE                     |
| imm[12 10  |                             |          | rs2       | rs1          | 100        | imm[4:1 11] | 1100011            | BLT                     |
| imm[12 10  |                             |          | rs2       | rs1          | 101        | imm[4:1 11] | 1100011            | $\overline{\text{BGE}}$ |
| imm[12 10  |                             |          | rs2       | rs1          | 110        | imm[4:1 11] | 1100011            | BLTU                    |
| imm[12 10] |                             | <u> </u> | rs2       | rs1          | 111        | imm[4:1 11] | 1100011            | BGEU                    |
|            | imm[11:0]                   |          |           |              | 000        | rd          | 0000011            | LB                      |
| imm[11:0]  |                             |          |           | rs1          | 001        | rd          | 0000011            | LH                      |
|            | nm[11:0                     | 1        |           | rs1          | 010        | rd          | 0000011            | LW                      |
|            | nm[11:0                     | 1        |           | rs1          | 100        | rd          | 0000011            | LBU                     |
|            | nm[11:0                     | 0]       |           | rs1          | 101        | rd          | 0000011            | LHU                     |
| imm[11:5   |                             |          | rs2       | rs1          | 000        | imm[4:0]    | 0100011            | SB                      |
| L L        | imm[11:5] rs2               |          |           |              | 001        | imm[4:0]    | 0100011            | SH                      |
|            | imm[11:5] rs2               |          |           |              | 010        | imm[4:0]    | 0100011            | SW                      |
|            | imm[11:0]                   |          |           |              | 000        | rd          | 0010011            | ADDI                    |
|            | imm[11:0]                   |          |           |              | 010        | rd          | 0010011            | SLTI                    |
|            | nm[11:0                     |          |           | rs1          | 011        | rd          | 0010011            | SLTIU                   |
|            | nm[11:0                     |          |           | rs1          | 100        | rd          | 0010011            | XORI                    |
|            | nm[11:0                     |          |           | rs1          | 110        | rd          | 0010011            | ORI                     |
|            | nm[11:0                     |          | 1         | rs1          | 111        | rd          | 0010011            | ANDI                    |
| 0000000    |                             |          | hamt      | rs1          | 001        | rd          | 0010011            | SLLI                    |
| 0000000    |                             |          | hamt      | rs1          | 101        | rd          | 0010011            | SRLI                    |
| 0100000    |                             | S        | hamt      | rs1          | 101        | rd          | 0010011            | SRAI                    |
| 0000000    |                             |          | rs2       | rs1          | 000        | rd          | 0110011            | ADD                     |
| 0100000    |                             |          | rs2       | rs1          | 000        | rd          | 0110011            | SUB                     |
| 0000000    |                             |          | rs2       | rs1          | 001        | rd          | 0110011            | SLL                     |
| 0000000    |                             |          | rs2       | rs1          | 010        | rd          | 0110011            | SLT                     |
| 0000000    |                             |          | rs2       | rs1          | 011        | rd          | 0110011            | SLTU                    |
| 0000000    |                             |          | rs2       | rs1          | 100        | rd          | 0110011            | XOR                     |
| 0000000    |                             |          | rs2       | rs1          | 101        | rd          | 0110011<br>0110011 | SRL                     |
| 0100000    |                             |          | rs2       | rs1          | 101        | rd<br>rd    | 0110011            | SRA                     |
| 0000000    |                             |          | rs2       | rs1          | 110<br>111 | rd          | 0110011            | OR<br>AND               |
| 0000       |                             | d        |           | 00000        | 000        | 00000       | 0001111            | FENCE                   |
|            | pre                         |          | succ      | 00000        | 000        | 00000       | 0001111            | FENCE.I                 |
|            | 0000 0000 0000              |          |           |              | 000        | 00000       | 1110011            | ECALL                   |
|            | 00000000000<br>000000000001 |          |           |              | 000        | 00000       | 1110011            | EBREAK                  |
| 000        |                             | 001      |           | 00000<br>rs1 | 000        | rd          | 1110011            | CSRRW                   |
|            | csr                         |          |           | rs1          | 010        |             | 1110011            | CSRRS                   |
|            | csr                         |          |           | rs1          | 010        | rd          | 1110011            | CSRRC                   |
| csr        |                             |          |           |              | 101        | rd          | 1110011            | CSRRWI                  |
| csr        |                             |          |           | zimm         | 1101       | rd<br>rd    | 1110011            | CSRRSI                  |
|            | csr                         |          |           | zimm         | 111        |             | 1110011            | CSRRCI                  |
|            | csr                         |          |           | zimm         | 111        | rd          | 1110011            | Connci                  |

| 31 | 27     | 26   | 25     | 24 |     | 20 | 19  | 15 | 14  | 12  | 11                  | 7  | 6  | 0                     |        |
|----|--------|------|--------|----|-----|----|-----|----|-----|-----|---------------------|----|----|-----------------------|--------|
|    | funct  | 7    |        |    | rs2 |    | rs1 |    | fun | ct3 | $\operatorname{rd}$ |    | op | code                  | R-type |
|    |        | imm[ | [11:0] |    |     |    | rs1 |    | fun | ct3 | $\operatorname{rd}$ |    | op | $\operatorname{code}$ | I-type |
|    | imm[11 | L:5] |        |    | rs2 |    | rs1 |    | fun | ct3 | imm[4:              | 0] | op | code                  | S-type |

#### RV64I Base Instruction Set (in addition to RV32I)

|           |             |     |     | ,        |         |       |
|-----------|-------------|-----|-----|----------|---------|-------|
| imm[      | 11:0]       | rs1 | 110 | rd       | 0000011 | LWU   |
| imm[      | 11:0]       | rs1 | 011 | rd       | 0000011 | LD    |
| imm[11:5] | rs2         | rs1 | 011 | imm[4:0] | 0100011 | SD    |
| 000000    | shamt       | rs1 | 001 | rd       | 0010011 | SLLI  |
| 000000    | 0000 shamt  |     | 101 | rd       | 0010011 | SRLI  |
| 010000    | shamt       | rs1 | 101 | rd       | 0010011 | SRAI  |
| imm[      | 11:0]       | rs1 | 000 | rd       | 0011011 | ADDIW |
| 0000000   | shamt       | rs1 | 001 | rd       | 0011011 | SLLIW |
| 0000000   | shamt       | rs1 | 101 | rd       | 0011011 | SRLIW |
| 0100000   | shamt       | rs1 | 101 | rd       | 0011011 | SRAIW |
| 0000000   | rs2         | rs1 | 000 | rd       | 0111011 | ADDW  |
| 0100000   | rs2         | rs1 | 000 | rd       | 0111011 | SUBW  |
| 0000000   | rs2         | rs1 | 001 | rd       | 0111011 | SLLW  |
| 0000000   | 0000000 rs2 |     | 101 | rd       | 0111011 | SRLW  |
| 0100000   | rs2         | rs1 | 101 | rd       | 0111011 | SRAW  |
|           |             |     |     |          |         |       |

#### RV32M Standard Extension

| 0000001 | rs2 | rs1 | 000 | rd               | 0110011 | MUL                  |
|---------|-----|-----|-----|------------------|---------|----------------------|
| 0000001 | rs2 | rs1 | 001 | rd               | 0110011 | MULH                 |
| 0000001 | rs2 | rs1 | 010 | rd               | 0110011 | MULHSU               |
| 0000001 | rs2 | rs1 | 011 | rd               | 0110011 | MULHU                |
| 0000001 | rs2 | rs1 | 100 | rd               | 0110011 | DIV                  |
| 0000001 | rs2 | rs1 | 101 | rd               | 0110011 | DIVU                 |
| 0000001 | rs2 | rs1 | 110 | rd               | 0110011 | $\operatorname{REM}$ |
| 0000001 | rs2 | rs1 | 111 | $^{\mathrm{rd}}$ | 0110011 | REMU                 |

#### RV64M Standard Extension (in addition to RV32M)

| 0000001 | rs2 | rs1 | 000 | $^{\mathrm{rd}}$ | 0111011 | MULW  |
|---------|-----|-----|-----|------------------|---------|-------|
| 0000001 | rs2 | rs1 | 100 | rd               | 0111011 | DIVW  |
| 0000001 | rs2 | rs1 | 101 | rd               | 0111011 | DIVUW |
| 0000001 | rs2 | rs1 | 110 | rd               | 0111011 | REMW  |
| 0000001 | rs2 | rs1 | 111 | $^{\mathrm{rd}}$ | 0111011 | REMUW |

#### RV32A Standard Extension

| 00010 | aq | rl | 00000 | rs1 | 010 | $\operatorname{rd}$ | 0101111 | LR.W        |
|-------|----|----|-------|-----|-----|---------------------|---------|-------------|
| 00011 | aq | rl | rs2   | rs1 | 010 | $^{\mathrm{rd}}$    | 0101111 | SC.W        |
| 00001 | aq | rl | rs2   | rs1 | 010 | $^{\mathrm{rd}}$    | 0101111 | AMOSWAP.W   |
| 00000 | aq | rl | rs2   | rs1 | 010 | $^{\mathrm{rd}}$    | 0101111 | AMOADD.W    |
| 00100 | aq | rl | rs2   | rs1 | 010 | $^{\mathrm{rd}}$    | 0101111 | AMOXOR.W    |
| 01100 | aq | rl | rs2   | rs1 | 010 | $^{\mathrm{rd}}$    | 0101111 | AMOAND.W    |
| 01000 | aq | rl | rs2   | rs1 | 010 | $\operatorname{rd}$ | 0101111 | AMOOR.W     |
| 10000 | aq | rl | rs2   | rs1 | 010 | $\operatorname{rd}$ | 0101111 | AMOMIN.W    |
| 10100 | aq | rl | rs2   | rs1 | 010 | $\operatorname{rd}$ | 0101111 | AMOMAX.W    |
| 11000 | aq | rl | rs2   | rs1 | 010 | $^{\mathrm{rd}}$    | 0101111 | AMOMINU.W   |
| 11100 | aq | rl | rs2   | rs1 | 010 | $\operatorname{rd}$ | 0101111 | ] AMOMAXU.W |

| 31 | 27     | 26   | 25    | 24 | 4   | 20 | 19  | 15 | 14   | 12  | 11  | 7     | 6    | 0   |         |
|----|--------|------|-------|----|-----|----|-----|----|------|-----|-----|-------|------|-----|---------|
|    | funct  | 7    |       |    | rs2 |    | rs1 |    | func | et3 | re  | 1     | opco | ode | R-type  |
|    | rs3    | fun  | ct2   |    | rs2 |    | rs1 |    | func | et3 | re  | 1     | opco | ode | R4-type |
|    |        | imm[ | 11:0] |    |     |    | rs1 |    | func | ct3 | re  | l     | opco | ode | I-type  |
|    | imm[11 | ::5] |       |    | rs2 |    | rs1 |    | func | ct3 | imm | [4:0] | opco | ode | S-type  |

#### RV64A Standard Extension (in addition to RV32A)

| 00010 | aq | rl | 00000 | rs1 | 011 | $\operatorname{rd}$ | 0101111 | LR.D      |
|-------|----|----|-------|-----|-----|---------------------|---------|-----------|
| 00011 | aq | rl | rs2   | rs1 | 011 | rd                  | 0101111 | SC.D      |
| 00001 | aq | rl | rs2   | rs1 | 011 | $_{\mathrm{rd}}$    | 0101111 | AMOSWAP.D |
| 00000 | aq | rl | rs2   | rs1 | 011 | $^{\mathrm{rd}}$    | 0101111 | AMOADD.D  |
| 00100 | aq | rl | rs2   | rs1 | 011 | rd                  | 0101111 | AMOXOR.D  |
| 01100 | aq | rl | rs2   | rs1 | 011 | rd                  | 0101111 | AMOAND.D  |
| 01000 | aq | rl | rs2   | rs1 | 011 | rd                  | 0101111 | AMOOR.D   |
| 10000 | aq | rl | rs2   | rs1 | 011 | rd                  | 0101111 | AMOMIN.D  |
| 10100 | aq | rl | rs2   | rs1 | 011 | rd                  | 0101111 | AMOMAX.D  |
| 11000 | aq | rl | rs2   | rs1 | 011 | rd                  | 0101111 | AMOMINU.D |
| 11100 | aq | rl | rs2   | rs1 | 011 | rd                  | 0101111 | AMOMAXU.D |

#### RV32F Standard Extension

| imm[11:0] |      |       | rs1 | 010 | rd       | 0000111 | FLW                     |
|-----------|------|-------|-----|-----|----------|---------|-------------------------|
| imm[11    | L:5] | rs2   | rs1 | 010 | imm[4:0] | 0100111 | $\overline{\text{FSW}}$ |
| rs3       | 00   | rs2   | rs1 | rm  | rd       | 1000011 | FMADD.S                 |
| rs3       | 00   | rs2   | rs1 | rm  | rd       | 1000111 | FMSUB.S                 |
| rs3       | 00   | rs2   | rs1 | rm  | rd       | 1001011 | FNMSUB.S                |
| rs3       | 00   | rs2   | rs1 | rm  | rd       | 1001111 | FNMADD.S                |
| 00000     | 00   | rs2   | rs1 | rm  | rd       | 1010011 | FADD.S                  |
| 00001     | 00   | rs2   | rs1 | rm  | rd       | 1010011 | FSUB.S                  |
| 00010     | 00   | rs2   | rs1 | rm  | rd       | 1010011 | FMUL.S                  |
| 00011     | 00   | rs2   | rs1 | rm  | rd       | 1010011 | FDIV.S                  |
| 010110    | 00   | 00000 | rs1 | rm  | rd       | 1010011 | FSQRT.S                 |
| 00100     | 00   | rs2   | rs1 | 000 | rd       | 1010011 | FSGNJ.S                 |
| 00100     | 00   | rs2   | rs1 | 001 | rd       | 1010011 | FSGNJN.S                |
| 00100     | 00   | rs2   | rs1 | 010 | rd       | 1010011 | FSGNJX.S                |
| 001010    | 00   | rs2   | rs1 | 000 | rd       | 1010011 | FMIN.S                  |
| 001010    | 00   | rs2   | rs1 | 001 | rd       | 1010011 | FMAX.S                  |
| 11000     | 00   | 00000 | rs1 | rm  | rd       | 1010011 | FCVT.W.S                |
| 11000     | 00   | 00001 | rs1 | rm  | rd       | 1010011 | FCVT.WU.S               |
| 11100     | 00   | 00000 | rs1 | 000 | rd       | 1010011 | FMV.X.W                 |
| 10100     | 00   | rs2   | rs1 | 010 | rd       | 1010011 | FEQ.S                   |
| 1010000   |      | rs2   | rs1 | 001 | rd       | 1010011 | FLT.S                   |
| 1010000   |      | rs2   | rs1 | 000 | rd       | 1010011 | FLE.S                   |
| 1110000   |      | 00000 | rs1 | 001 | rd       | 1010011 | FCLASS.S                |
| 1101000   |      | 00000 | rs1 | rm  | rd       | 1010011 | FCVT.S.W                |
| 11010     | 00   | 00001 | rs1 | rm  | rd       | 1010011 | FCVT.S.WU               |
| 11110     | 00   | 00000 | rs1 | 000 | rd       | 1010011 | FMV.W.X                 |

| 31 | 27                      | 26 25    | 24 20                | 19 1       | 5 14 12                   | 11 7                | 6 0      |                |
|----|-------------------------|----------|----------------------|------------|---------------------------|---------------------|----------|----------------|
|    | funct7                  | 7        | rs2                  | rs1        | funct3                    | rd                  | opcode   | R-type         |
|    | rs3                     | funct2   | rs2                  | rs1        | funct3                    | rd                  | opcode   | R4-type        |
|    | i                       | mm[11:0] |                      | rs1        | funct3                    | rd                  | opcode   | I-type         |
|    | imm[11:                 | :5]      | rs2                  | rs1        | funct3                    | imm[4:0]            | opcode   | S-type         |
|    | ī                       | RV64F S  | Standard Ex          | tension (i | n addition                | to BV32F            | )        |                |
|    | 110000                  |          | 00010                | rs1        | rm                        | rd                  | 1010011  | FCVT.L.S       |
|    | 110000                  |          | 00011                | rs1        | rm                        | rd                  | 1010011  | FCVT.LU.S      |
|    | 110100                  |          | 00010                | rs1        | rm                        | rd                  | 1010011  | FCVT.S.L       |
|    | 110100                  |          | 00011                | rs1        | rm                        | rd                  | 1010011  | FCVT.S.LU      |
|    |                         |          | DV99D (              |            | T4                        |                     |          |                |
|    |                         | mm[11:0] | RV32D S              | rs1        | Extension 011             | $\operatorname{rd}$ | 0000111  | FLD            |
|    | $\lim_{n \to \infty} 1$ |          | rs2                  | rs1        | 011                       | imm[4:0]            | 0100111  | FSD            |
|    | rs3                     | 01       | rs2                  | rs1        | rm                        | rd                  | 10000111 | FMADD.D        |
|    | rs3                     | 01       | rs2                  | rs1        | rm                        | rd                  | 1000011  | FMSUB.D        |
|    | rs3                     | 01       | rs2                  | rs1        | rm                        | rd                  | 1000111  | FNMSUB.D       |
|    | rs3                     | 01       | rs2                  | rs1        | rm                        | rd                  | 1001011  | FNMADD.D       |
|    | $\frac{150}{000000}$    |          | rs2                  | rs1        | rm                        | rd                  | 10100111 | FADD.D         |
|    | 000010                  |          | rs2                  | rs1        | rm                        | rd                  | 1010011  | FSUB.D         |
|    | 00010                   |          | rs2                  | rs1        | rm                        | rd                  | 1010011  | FMUL.D         |
|    | 000100                  |          | rs2                  | rs1        | rm                        | rd                  | 1010011  | FDIV.D         |
|    | 010110                  |          | 00000                | rs1        | rm                        | rd                  | 1010011  | FSQRT.D        |
|    | 001000                  |          | rs2                  | rs1        | 000                       | rd                  | 1010011  | FSGNJ.D        |
|    | 001000                  |          | rs2                  | rs1        | 001                       | rd                  | 1010011  | FSGNJN.D       |
|    | 001000                  |          | rs2                  | rs1        | 010                       | rd                  | 1010011  | FSGNJX.D       |
|    | 001010                  |          | rs2                  | rs1        | 000                       | rd                  | 1010011  | FMIN.D         |
|    | 001010                  |          | rs2                  | rs1        | 001                       | rd                  | 1010011  | FMAX.D         |
|    | 010000                  |          | 00001                | rs1        | rm                        | rd                  | 1010011  | FCVT.S.D       |
|    | 010000                  |          | 00000                | rs1        | rm                        | rd                  | 1010011  | FCVT.D.S       |
|    | 101000                  |          | rs2                  | rs1        | 010                       | rd                  | 1010011  | FEQ.D          |
|    | 101000                  |          | rs2                  | rs1        | 001                       | rd                  | 1010011  | FLT.D          |
|    | 101000                  |          | rs2                  | rs1        | 000                       | rd                  | 1010011  | FLE.D          |
|    | 111000                  |          | 00000                | rs1        | 001                       | rd                  | 1010011  | FCLASS.D       |
|    | 110000                  |          | 00000                | rs1        | rm                        | rd                  | 1010011  | FCVT.W.D       |
|    | 110000                  |          | 00001                | rs1        | rm                        | rd                  | 1010011  | FCVT.WU.D      |
|    | 110100                  |          | 00000                | rs1        | rm                        | rd                  | 1010011  | FCVT.D.W       |
|    | 110100                  |          | 00001                | rs1        | rm                        | rd                  | 1010011  | FCVT.D.WU      |
|    | т                       | DVC4D S  | Y4 1 T7              |            | - 11:4:                   | DV/20D              | `        | _              |
|    | 110000                  |          | Standard Ex<br>00010 | rs1        |                           | rd                  | 1010011  | FCVT.L.D       |
|    | 110000                  |          | 00010                | rs1        | rm                        | rd                  | 1010011  | FCVT.LU.D      |
|    | 111000                  |          | 00011                | rs1        | $\frac{\mathrm{rm}}{000}$ | rd                  | 1010011  | FMV.X.D        |
|    | 11000                   |          | 00000                | rs1        |                           | rd                  | 1010011  | FCVT.D.L       |
|    | 110100                  |          | 00010                | rs1        | rm                        | rd                  | 1010011  | FCVT.D.LU      |
|    | 111100                  |          | 00011                | rs1        | $\frac{\mathrm{rm}}{000}$ | rd                  | 1010011  | FMV.D.X        |
|    | 111100                  |          | 00000                | 101        | 000                       | 10                  | 1010011  | _ 1 MI V .D .A |

Table 19.2: Instruction listing for RISC-V

Table 19.3 lists the CSRs that have currently been allocated CSR addresses. The timers, counters, and floating-point CSRs are the only CSRs defined in this specification.

| Number                 | Privilege                                   | Name                                        | e Description                                              |  |  |  |  |  |
|------------------------|---------------------------------------------|---------------------------------------------|------------------------------------------------------------|--|--|--|--|--|
|                        | Floating-Point Control and Status Registers |                                             |                                                            |  |  |  |  |  |
| 0x001                  | Read/write                                  | fflags                                      | Floating-Point Accrued Exceptions.                         |  |  |  |  |  |
| 0x002                  | Read/write                                  | e frm Floating-Point Dynamic Rounding Mode. |                                                            |  |  |  |  |  |
| 0x003                  | Read/write                                  | fcsr                                        | Floating-Point Control and Status Register (frm + fflags). |  |  |  |  |  |
|                        | Counters and Timers                         |                                             |                                                            |  |  |  |  |  |
| 0xC00                  | Read-only                                   | cycle                                       | Cycle counter for RDCYCLE instruction.                     |  |  |  |  |  |
| 0xC01                  | Read-only                                   | time                                        | Timer for RDTIME instruction.                              |  |  |  |  |  |
| 0xC02                  | Read-only                                   | instret                                     | Instructions-retired counter for RDINSTRET instruction.    |  |  |  |  |  |
| 0xC80 Read-only cycleh |                                             | cycleh                                      | Upper 32 bits of cycle, RV32I only.                        |  |  |  |  |  |
| 0xC81                  | Read-only                                   | timeh                                       | Upper 32 bits of time, RV32I only.                         |  |  |  |  |  |
| 0xC82                  | Read-only                                   | instreth                                    | Upper 32 bits of instret, RV32I only.                      |  |  |  |  |  |

Table 19.3: RISC-V control and status register (CSR) address map.

## Chapter 20

# RISC-V Assembly Programmer's Handbook

This chapter is a placeholder for an assembly programmer's manual.

Table 20.1 lists the assembler mnemonics for the x and f registers and their role in the standard calling convention.

| Register | ABI Name | Description                       | Saver  |
|----------|----------|-----------------------------------|--------|
| х0       | zero     | Hard-wired zero                   |        |
| x1       | ra       | Return address                    | Caller |
| x2       | sp       | Stack pointer                     | Callee |
| x3       | gp       | Global pointer                    |        |
| x4       | tp       | Thread pointer                    |        |
| x5       | t0       | Temporary/alternate link register | Caller |
| x6-7     | t1-2     | Temporaries                       | Caller |
| x8       | s0/fp    | Saved register/frame pointer      | Callee |
| x9       | s1       | Saved register                    | Callee |
| x10-11   | a0-1     | Function arguments/return values  | Caller |
| x12-17   | a2-7     | Function arguments                | Caller |
| x18-27   | s2-11    | Saved registers                   | Callee |
| x28-31   | t3-6     | Temporaries                       | Caller |
| f0-7     | ft0-7    | FP temporaries                    | Caller |
| f8-9     | fs0-1    | FP saved registers                | Callee |
| f10-11   | fa0-1    | FP arguments/return values        | Caller |
| f12-17   | fa2-7    | FP arguments                      | Caller |
| f18-27   | fs2-11   | FP saved registers                | Callee |
| f28-31   | ft8-11   | FP temporaries                    | Caller |

Table 20.1: Assembler mnemonics for RISC-V integer and floating-point registers.

Tables 20.2 and 20.3 contain a listing of standard RISC-V pseudoinstructions.

| Pseudoinstruction                 | Base Instruction(s)                                                | Meaning                         |
|-----------------------------------|--------------------------------------------------------------------|---------------------------------|
| la rd, symbol                     | <pre>auipc rd, symbol[31:12] addi rd, rd, symbol[11:0]</pre>       | Load address                    |
| l{b h w d} rd, symbol             | <pre>auipc rd, symbol[31:12] l{b h w d} rd, symbol[11:0](rd)</pre> | Load global                     |
| s{b h w d} rd, symbol, rt         | auipc rt, symbol[31:12]<br>s{b h w d} rd, symbol[11:0](rt)         | Store global                    |
| <pre>fl{w d} rd, symbol, rt</pre> | auipc rt, symbol[31:12] fl{w d} rd, symbol[11:0](rt)               | Floating-point load global      |
| fs{w d} rd, symbol, rt            | auipc rt, symbol[31:12]<br>fs{w d} rd, symbol[11:0](rt)            | Floating-point store global     |
| non                               | addi x0, x0, 0                                                     | No operation                    |
| nop                               |                                                                    |                                 |
| li rd, immediate                  | Myriad sequences                                                   | Load immediate                  |
| mv rd, rs                         | addi rd, rs, 0                                                     | Copy register                   |
| not rd, rs                        | xori rd, rs, -1                                                    | One's complement                |
| neg rd, rs                        | sub rd, x0, rs                                                     | Two's complement                |
| negw rd, rs                       | subw rd, x0, rs                                                    | Two's complement word           |
| sext.w rd, rs                     | addiw rd, rs, 0                                                    | Sign extend word                |
| seqz rd, rs                       | sltiu rd, rs, 1                                                    | Set if $=$ zero                 |
| snez rd, rs                       | sltu rd, x0, rs                                                    | Set if $\neq$ zero              |
| sltz rd, rs                       | slt rd, rs, x0                                                     | Set if $<$ zero                 |
| sgtz rd, rs                       | slt rd, x0, rs                                                     | Set if > zero                   |
| fmv.s rd, rs                      | fsgnj.s rd, rs, rs                                                 | Copy single-precision register  |
| fabs.s rd, rs                     | fsgnjx.s rd, rs, rs                                                | Single-precision absolute value |
| fneg.s rd, rs                     | fsgnjn.s rd, rs, rs                                                | Single-precision negate         |
| fmv.d rd, rs                      | fsgnj.d rd, rs, rs                                                 | Copy double-precision register  |
| fabs.d rd, rs                     | fsgnjx.d rd, rs, rs                                                | Double-precision absolute value |
| fneg.d rd, rs                     | fsgnjn.d rd, rs, rs                                                | Double-precision negate         |
|                                   |                                                                    | Branch if = zero                |
| beqz rs, offset                   | beq rs, x0, offset                                                 |                                 |
| bnez rs, offset                   | bne rs, x0, offset                                                 | Branch if $\neq$ zero           |
| blez rs, offset                   | bge x0, rs, offset                                                 | Branch if $\leq$ zero           |
| bgez rs, offset                   | bge rs, x0, offset                                                 | Branch if $\geq$ zero           |
| bltz rs, offset                   | blt rs, x0, offset                                                 | Branch if $<$ zero              |
| bgtz rs, offset                   | blt x0, rs, offset                                                 | Branch if > zero                |
| bgt rs, rt, offset                | blt rt, rs, offset                                                 | Branch if >                     |
| ble rs, rt, offset                | bge rt, rs, offset                                                 | Branch if $\leq$                |
| bgtu rs, rt, offset               | bltu rt, rs, offset                                                | Branch if $>$ , unsigned        |
| bleu rs, rt, offset               | bgeu rt, rs, offset                                                | Branch if $\leq$ , unsigned     |
| j offset                          | jal x0, offset                                                     | Jump                            |
| jal offset                        | jal x1, offset                                                     | Jump and link                   |
| jr rs                             | jalr x0, rs, 0                                                     | Jump register                   |
| jalr rs                           | jalr x1, rs, 0                                                     | Jump and link register          |
| ret                               | jalr x0, x1, 0                                                     | Return from subroutine          |
|                                   | auipc x6, offset[31:12]                                            |                                 |
| call offset                       | <pre>jalr x1, x6, offset[11:0]</pre>                               | Call far-away subroutine        |
| tail offset                       | <pre>auipc x6, offset[31:12] jalr x0, x6, offset[11:0]</pre>       | Tail call far-away subroutine   |
| fence                             | fence iorw, iorw                                                   | Fence on all memory and I/O     |

Table 20.2: RISC-V pseudoinstructions.

| Pseudoinstruction | Base Instruction         | Meaning                             |
|-------------------|--------------------------|-------------------------------------|
| rdinstret[h] rd   | csrrs rd, instret[h], x0 | Read instructions-retired counter   |
| rdcycle[h] rd     | csrrs rd, cycle[h], x0   | Read cycle counter                  |
| rdtime[h] rd      | csrrs rd, time[h], x0    | Read real-time clock                |
| csrr rd, csr      | csrrs rd, csr, x0        | Read CSR                            |
| csrw csr, rs      | csrrw x0, csr, rs        | Write CSR                           |
| csrs csr, rs      | csrrs x0, csr, rs        | Set bits in CSR                     |
| csrc csr, rs      | csrrc x0, csr, rs        | Clear bits in CSR                   |
| csrwi csr, imm    | csrrwi x0, csr, imm      | Write CSR, immediate                |
| csrsi csr, imm    | csrrsi x0, csr, imm      | Set bits in CSR, immediate          |
| csrci csr, imm    | csrrci x0, csr, imm      | Clear bits in CSR, immediate        |
| frcsr rd          | csrrs rd, fcsr, x0       | Read FP control/status register     |
| fscsr rd, rs      | csrrw rd, fcsr, rs       | Swap FP control/status register     |
| fscsr rs          | csrrw x0, fcsr, rs       | Write FP control/status register    |
| frrm rd           | csrrs rd, frm, x0        | Read FP rounding mode               |
| fsrm rd, rs       | csrrw rd, frm, rs        | Swap FP rounding mode               |
| fsrm rs           | csrrw x0, frm, rs        | Write FP rounding mode              |
| fsrmi rd, imm     | csrrwi rd, frm, imm      | Swap FP rounding mode, immediate    |
| fsrmi imm         | csrrwi x0, frm, imm      | Write FP rounding mode, immediate   |
| frflags rd        | csrrs rd, fflags, x0     | Read FP exception flags             |
| fsflags rd, rs    | csrrw rd, fflags, rs     | Swap FP exception flags             |
| fsflags rs        | csrrw x0, fflags, rs     | Write FP exception flags            |
| fsflagsi rd, imm  | csrrwi rd, fflags, imm   | Swap FP exception flags, immediate  |
| fsflagsi imm      | csrrwi xO, fflags, imm   | Write FP exception flags, immediate |

Table 20.3: Pseudoinstructions for accessing control and status registers.